Cover image for High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip
High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip
Title:
High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip
Author:
Wang, Zheng. author.
ISBN:
9789811010736
Personal Author:
Physical Description:
XX, 197 p. 104 illus., 72 illus. in color. online resource.
Series:
Computer Architecture and Design Methodologies,
Contents:
Introduction -- Background -- Related Work -- High-level Fault Injection and Simulation -- Architectural Reliability Estimation -- Architectural Reliability Exploration -- System-level Reliability Exploration -- Conclusion and Outlook.
Abstract:
This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures. .
Added Author:
Added Corporate Author:
Holds: Copies: